# Double Pocket Architecture Using Indium and Boron for Sub-100 nm MOSFETs

Shinji Odanaka, Member, IEEE, Akira Hiroki, Kyoji Yamashita, Kentaro Nakanishi, and Taiji Noda

*Abstract*—A double pocket architecture for sub-100 nm MOSFET's is proposed on the basis of indium pocket profiling at higher dose than the amorphization threshold. At high dose, the low-energy indium pockets realize the improvement of short channel effects and shallow extension formation of highly doped drain, maintaining the low junction leakage level. Double pocket architecture using indium and boron is demonstrated in a 70 nm gate length MOSFET with high drive currents and good control of the short channel effects.

*Index Terms*—Indium diffusion, junction leakage current, MOSFET, pocket profile.

### I. INTRODUCTION

T HE scaling down of MOSFETs is accelerated into the sub-100 nm regime to meet the continuing trend of low power consumption and high-speed device performance. The pocket profiles in scaled devices have an impact on formation of shallow source–drain extensions and nonuniform channel profiles and hence the pocket profiling, which is strongly correlated to the diffusion mechanism of dopants, is a key issue to achieving high device performance.

Indium was recommended for fabricating steep retrograde channel profiles due to the heavy ion atom and the strong segregation to oxide [1]–[3], and shallow source–drain extensions with pre-amorphization for the dechanneling [4], [5]. For indium pocket profiling, two approaches, that is, low-dose tilted ion implantation [6] and high-dose ion implantation [7], have been explored.

This paper describes double pocket architecture using indium and boron for a sub-100 nm MOSFET structure on the basis of indium pocket profiling at higher dose than the amorphization threshold ( $\sim 5 \times 10^{13}$  cm<sup>-2</sup>) [8], [9]. At high dose, the low-energy indium pockets realize the improvement of short channel effects and shallow extension formation of highly doped drain, maintaining the low junction leakage level. Double pocket architecture using indium and boron is demonstrated in the sub-100 nm regime with high drive currents and good control of the short channel effects.

Manuscript received February 9, 2001; revised March 26, 2001. The review of this letter was arranged by Editor C.-P. Chang.

S. Odanaka was with the ULSI Process Technology Development Center, Matsushita Semiconductor Company, Kyoto 601-8413, Japan. He is now with Computer Assisted Science Division, Cybermedia Center, Osaka University, Osaka 560-0043, Japan.

A. Hiroki, K. Yamashita, K. Nakanishi, and T. Noda are with the ULSI Process Technology Development Center, Matsushita Semiconductor Company, Kyoto, 601-8413 Japan.

Publisher Item Identifier S 0741-3106(01)05417-9.

10<sup>21</sup> In 100 keV CONCENTRATION [cm-3] In 150 keV As extension 1020 n 200 keV 10<sup>19</sup> 10<sup>1</sup> 50 keV 10<sup>1</sup> 0 50 100 150 200 DEPTH [nm]

Fig. 1. SIMS profiles of indium pockets and arsenic source–drain extensions for different indium energies of 50 keV, 100 keV, 150 keV, and 200 keV. Indium is implanted at tilted angle of 7° for a high dose of  $1 \times 10^{14}$  cm<sup>-2</sup>. All dopants are activated by a two-step RTA annealing at 950 °C for 10 s after extension and pocket implantation, and at 1000 °C for 10 s after deep source–drain implantation.

# II. LOW-ENERGY, HIGH DOSE INDIUM POCKET PROFILING

Recent diffusion studies of indium indicate that indium diffusion strongly depends on the implant damage and the damage profile after the indium implant [8], [9]. SIMS analysis of the shallow arsenic extensions and indium pocket profiles is shown in Fig. 1, indicating the energy dependence of indium implants at a high dose on the pocket profile. Indium was implanted into silicon at tilted angle of 7° for a high dose of  $1 \times 10^{14}$  cm<sup>-2</sup> in the range of the implant energy from 50 keV to 200 keV. Source–drain extensions are formed by 8 keV arsenic implants with a dose of  $5 \times 10^{14}$  cm<sup>-2</sup>. All dopants are activated by a two-step RTA annealing at 950 °C for 10 sec after extension and pocket implantation, and at 1000 °C for 10 s after deep source–drain implantation. The deep source–drain junction exists around 100 nm and the shallow extension depth is estimated to be 40 nm.

The indium pocket profiles for higher energy than 100 keV have two peaks of indium profiles as shown in our previous work [7]. The deeper peaks of indium are deeper than the as-implanted projected range. In fact, the as-implanted projected ranges are estimated to be 30.5 nm, 48.5 nm, 70.3 nm, and 82.9 nm, for 50 keV, 100 keV, 150 keV, and 200 keV, respectively [10]. It is confirmed by TEM images that the locus of deeper indium peaks corresponds to the initial amorphous/crystal interface at the depth of around 70 nm, 100 nm, 125 nm, respectively. The end-of-range dislocation loops during the

0741-3106/01\$10.00 © 2001 IEEE



Fig. 2. Junction leakage current versus indium pocket implant energy for the devices shown in Fig. 1.

annealing are generated below the amorphous/crystal interface and become the trap site of interstitials and dopants [8]. The 50 keV indium implants had little impact on the formation of EOR dislocation loops. The amorphous layer is re-crystallized by the annealing. As shown in Fig. 1, high dose indium implants at 50 keV exhibit a significant difference of diffusion behavior, indicating the different pocket profile formation. The indium segregates into the damage layer within the arsenic extensions, resulting in one peak profile of indium.

The junction leakage current characteristics were evaluated by using a test structure having a large junction area of  $150 \times 150$  $\mu$ m<sup>2</sup> and a MOS structure with a long gate length of 1  $\mu$ m. The reverse leakage current at the bottom of deep source–drain is estimated at 1.5 V bias by using the test structure having a large junction area. The value of leakage current at the shallow extensions including the edge of deep source–drain is extracted from the off-state leakage of MOSFET at 1.5 V bias by estimating the reverse leakage current at the bottom of deep source–drain in the MOSFET structure.

Fig. 2 shows the junction leakage current versus indium implant energy characteristics for the devices shown in Fig. 1. The leakage current at the bottom of deep source–drain significantly decreases with the decrease of indium implantation energy. Since the deep source–drain junction depth is around 100 nm, this is consistent with the results of indium depth. For 50 keV energy case, the increase of junction leakage currents at the shallow extension is further suppressed, indicating the almost same leakage current level as that of the device without pockets.

# III. DOUBLE POCKET ARCHITECTURE USING INDIUM AND BORON

The low-energy, high dose indium pocket profiling allows the shallow junction formation of highly doped drain extensions and indium/boron double pocket architecture in the sub-100 nm regime. The sub-100 nm MOSFETs were fabricated with steep retrograde indium channel, highly doped source–drain extensions and indium/boron double pocket profiles. The physical



Fig. 3. Linear and saturated threshold voltage roll-off characteristics for three types of devices with single 50 keV,  $8 \times 10^{13}$  cm<sup>-2</sup> indium pockets and without pockets, and with 20 keV,  $8 \times 10^{13}$  cm<sup>-2</sup> indium and 10 keV,  $3 \times 10^{13}$  cm<sup>-2</sup> boron double pockets, respectively.

gate oxide thickness is 1.8 nm. For the channel profile, indium is implanted at 100 keV for a dose of  $1 \times 10^{13}$  cm<sup>-2</sup>. After gate electrode formation, 20 keV indium and 10 keV boron are implanted at tilted angle of 7° for total doses of  $8 \times 10^{13}$  cm<sup>-2</sup> and  $3 \times 10^{13}$  cm<sup>-2</sup>, respectively. Highly doped drain extensions are further formed by 2 keV arsenic implants with a high dose of  $8 \times 10^{14}$  cm<sup>-2</sup>. Also, 50 keV,  $8 \times 10^{13}$  cm<sup>-2</sup> indium implants are performed for a single indium pocket device. All dopants were activated by a two-step RTA annealing at 950 °C for 10 s after extension and pocket implantation, and at 1000 °C for 10 s after deep source–drain implantation. The leakage current at the extensions for a single indium pocket device was  $1.54 \times 10^{-11}$ A/ $\mu$ m, which is the almost same level as that shown in Fig. 2.

Fig. 3 shows the linear and saturated threshold voltage roll-off characteristics for three types of devices. It is found that no reverse short channel effect occurs for the indium channel devices with single indium pockets and without pockets even in linear threshold voltage due to the deactivation at the edge of extensions [11]. However, the indium channel device without pockets degrades the short channel effect, in particular, when using highly doped drain extensions. The single indium pocket device improves the short channel effect by 20 nm in minimum gate length. This implies that the low-energy, high dose indium pocket is effective in forming the shallow extensions of highly doped drain in the sub-100 nm regime. Moreover, the saturated threshold voltage can be adjusted by an assisted boron pocket, eliminating the reverse short channel effect at 1.5 V drain bias, while the device exhibits the reverse short channel effect in the linear threshold voltage at 0.1 V drain bias. Such a device architecture significantly improves the gate drive, which results in high saturated drive current.

The I<sub>on</sub> versus I<sub>off</sub> characteristics for three types of devices at 1.5 V drain bias is shown in Fig. 4. At 2.5 nA/ $\mu$ m off-current, nominal I<sub>on</sub> of the single indium pocket device is increased from 740  $\mu$ A/um to 820  $\mu$ A/ $\mu$ m. The double pocket device further improves the short-channel effect and hence the device achieves the higher drive current of 885  $\mu$ A/ $\mu$ m at an off-current of 2.5 nA/ $\mu$ m for a 70 nm gate length MOSFET.



Fig. 4.  $~I_{\rm on}$  versus  $I_{\rm off}$  characteristics for three types of devices at 1.5 V drain bias shown in Fig. 3.

### **IV. CONCLUSIONS**

An indium/boron double pocket architecture has been proposed on the basis of indium pocket profiling at higher dose than the amorphization threshold. At high dose, the low energy indium pockets realize the improvement of short channel effects and shallow extension formation of highly doped drain, maintaining the low junction leakage level. This approach allows the double pocket architecture using indium and boron, which results in the high drive current and high immunity of short channel effect in the 70 nm gate length.

#### ACKNOWLEDGMENT

The authors would like to thank S. Ueda and Dr. N. Takenaka for their encouragement. The authors would like to thank Dr. G. Fuse, H. Umimoto, M. Yamanaka, and H. Takenaka for useful discussions and device fabrication. They also wish to thank the Sumitomo Eaton Nova for ion-implantation technology.

#### REFERENCES

- [1] G. G. Shahidi, B. Davari, T. J. Bucelot, P. A. Ronsheim, P. J. Coane, S. Pollack, C. R. Blair, B. Clark, and H. H. Hansen, "Indium channel implant for improved short-channel behavior of submicrometer NMOS-FETs," *IEEE Electron Device Lett.*, vol. 14, pp. 409–411, Aug. 1993.
- [2] I. C. Kizilyalli, T. L. Rich, F. A. Stevie, and C. S. Rafferty, "Diffusion parameters of indium for silicon process modeling," *J. Appl. Phys.*, vol. 80, pp. 4944–4947, 1996.
- [3] P. B. Griffin, M. Cao, P. V. Voorde, Y.-L. Chang, and W. M. Greene, "Indium transient enhanced diffusion," *Appl. Phys. Lett.*, vol. 73, pp. 2986–2988, 1998.
- [4] G. G. Shahidi, J. Warnock, S. Fischer, P. A. McFarland, A. Acovic, S. Subbanna, E. Ganin, E. Crabbe, J. Comfort, J. Y.-C. Sun, T. H. Ning, and B. Davari, "High-performance devices for a 0.15 μm CMOS technology," *IEEE Electron Device Lett.*, vol. 14, pp. 466–468, Nov. 1993.
- [5] Y. Taur, S. Wind, Y. J. Mii, Y. Lii, D. Moy, K. A. Jenkins, C. L. Chen, P. J. Coane, D. Klaus, J. Bucchignano, M. Rosenfield, M. G. R. Thomson, and M. Polcari, "High performance 0.1 μm CMOS devices with 1.5 V power supply," in *IEDM Tech. Dig.*, 1993, pp. 127–130.
- [6] K. Miyashita, H. Yoshimura, M. Takayanagi, M. Fujiwara, K. Adachi, T. Nakayama, and Y. Toyoshima, "Optimized halo structure for 80 nm physical gate CMOS technology with indium and antimony highly angled ion implantation," in *IEDM Tech. Dig.*, 1999, pp. 645–648.
- [7] K. Nakanishi, A. Hiroki, S. Odanaka, and K. Yamashita, "Pocket profiling of 0.1μm n-MOSFETs using high dose indium implantation," *Ext. Abst. SSDM*, pp. 116–117, 1999.
- [8] T. Noda, S. Odanaka, and H. Umimoto, "Effects of end-of-range dislocation loops on transient enhanced diffusion of indium implanted in silicon," J. Appl. Phys., vol. 88, no. 9, pp. 4980–4984, 2000.
- [9] O. Dokumaci, P. Ronsheim, C. D'emic, A. G. Domenicucci, S. Hegde, P. Kozlowski, and H.-S. P. Wong, "Transient enhanced diffusion and dose loss of indium in silicon," in *Mat. Res. Soc. Symp. Proc.*, vol. 568, 1999, pp. 205–210.
- [10] P. Bouillon, F. Benistant, T. Skotnicki, G. Guegan, D. Roche, E. Andre, D. Mathiot, S. Tedesco, and F. Martin, "Re-examination of indium implantation for a low power 0.1 μm technology," in *IEDM Tech. Dig.*, 1995, pp. 897–900.
- [11] P. Bouillon, R. Gwoziecki, and T. Skotnicki, "Anomalous short channel effects in Indium implanted nMOSFETs," in *IEDM Tech. Dig.*, 1997, pp. 231–234.